### **Chapter 8:**

#### **Chapter 8. Tasks and Functions**

#### 8.5 Exercises

1. Define a function to calculate the factorial of a 4-bit number. The output is a 32-bit value. Invoke the function by using stimulus and check results.

My answer:

```
1
      //ex8-1 factorial
2
 3
      module top;
 4
 5
 6
      function automatic integer factorial;
 7
      input [3:0] oper;
 8
9
      begin
10
        if(oper >=2)
          factorial=factorial(oper-1) *oper;
11
12
        else
          factorial=1;
13
14
      end
15
      endfunction
16
17
      integer result;
18
      initial
19
      begin
20
        result=factorial(10);
21
        $display("Factorial of 10 is %d", result);
22
      end
23
24
      endmodule
```

# Factorial of 4 is 3628800

## 2. Define a function to multiply two 4-bit numbers a and b. The output is an 8-bit value. Invoke the function by using stimulus and check results.

My answer:

```
1
      //ex8-2 multiply
 2
 3
      module top;
4
5
      function [7:0] product;
 6
      input [3:0] a,b;
7
      begin
8
        product=a*b;
9
      end
      endfunction
10
11
      reg [3:0] a,b;
12
13
      reg [7:0] result;
14
15
      initial
16
      begin
17
        a=4'd15; b=4'd10;
18
        result=product(a,b);
        $display("a x b= %d", result);
19
20
      end
21
      endmodule
22
```

# a x b = 150

# 3. Define a function to design an 8-function ALU that takes two 4-bit numbers a and b and computes a 5-bit result out based on a 3-bit select signal. Ignore overflow or underflow bits.

| Select Signal | Function Output |
|---------------|-----------------|
| 3'b000        | a               |
| 3'b001        | a+b             |
| 3'b010        | a-b             |
| 3'b011        | a/b             |
| 3'b100        | a%b             |
| 3'b101        | a<<1            |
| 3'b110        | a>>1            |
| 3'b111        | (a>b)           |

My answer:

```
1
      //ex8-3
 3
      module top;
 9
      function [4:0] out;
      input [2:0] s;
input [3:0] a,b;
 6
 7
 8
      begin
 9
         case (s)
         3'b000:out=a;
10
         3'b001:out-a+b;
11
12
         3'b010:out=a-b;
13
         3'b011:out=a/b;
14
         3'b100:out-a+b;
         3'b101:out=a<<1;
15
         3'b110:out=a>>1;
16
17
         3'bl11:out=(a>b);
18
         endcase
19
      end
      endfunction
20
21
22
      reg (3:0) x, y;
      reg [2:0] sl;
reg [4:0] result;
23
24
25
26
       initial
27
      begin
        x=4'd15; y=4'd10;
28
        s1=3'd0;
29
30
      end
31
32
      always
      begin
33
34
         #10 sl=sl+1;
35
         result-out (sl,x,y);
36
      end
37
38
      initial
39
         $monitor($time, " sl= &b, result= &d",sl,result);
40
41
      endmodule
42
```

```
0 sl= 000, result= x

10 sl= 001, result= 25

20 sl= 010, result= 5

30 sl= 011, result= 1

40 sl= 100, result= 5

50 sl= 101, result= 30

60 sl= 110, result= 7

70 sl= 111, result= 1

80 sl= 000, result= 15

90 sl= 001, result= 25
```

4. Define a task to compute the factorial of 4-bit number. The output is a 32-bit value. The result is assigned to the output after a delay of 10 time units.

My answer:

```
1
      //ex8-4
 2
 3
      module top;
 4
 5
      parameter delay=10;
 6
      reg [3:0] n;
 7
      reg [31:0] n_fac;
8
9
      initial
      begin
10
        n=4'd5;
11
        #delay factorial(n fac,n);
13
        $display($time, "Factorial of n is %d", n fac);
14
15
16
      task automatic factorial;
17
      output [31:0] x fac;
18
      input [3:0] x;
19
      begin
20
      if(x>=2)
21
        begin
22
          factorial(x fac,x-1);
23
          x fac=x fac*x;
24
        end
25
      else
26
       x fac=1;
      end
27
28
      endtask
29
      endmodule
30
```

10Factorial of n is 120

5. Define a task to compute even parity of a 16-bit number. The result is a 1-bit value that is assigned to the output after three positive edges of clock. (Hint: Use a repeat loop in the task).

My answer:

```
//ex8-5
1
 3
      module parity;
 4
 5
      reg [15:0] addr;
 6
      reg par;
 7
      reg clk;
 8
 9
      initial
10
      begin
        clk=1'b0;
11
12
        forever #10 clk=~clk;
13
      end
14
15
      initial
        addr=16'd11;
16
        //#30 addr=16'd3;
17
18
19
20
      always @ (posedge clk )
21
22
        calc_parity(par,addr);
23
        $display("Parity calcultaed= %b",par);
24
25
26
      task calc_parity;
27
      output p;
28
      input [15:0] a;
29
      begin
        repeat (3) @ (posedge clk);
30
        p=^a;
31
32
33
      end
34
      endtask
35
      endmodule
```

